Accepted Paper List 2026

FCCM 2026 Accepted Paper List (* next to paper ID indicates conditional accept with shepherding)

IDFormatTitleAuthors
11LongReFHE-NTT: Resource-Driven NTT FPGA Architecture for Fully Homomorphic EncryptionV. Guerrini, S. Giuseppe, A. Barenghi, D. Conficconi
18Long* LUT-LLM: Efficient Language Model Inference with Memory-based Computations on FPGAsZ. He, S. Ye, R. Ma, Y. Wang, J. Cong
27LongAIE4ML: An End-to-End Framework for Compiling Neural Networks for the Next Generation of AMD AI EnginesD. Danopoulos, E. Lupi, C. Sun, S. Dittmeier, M. Kagan, V. Loncar, M. Pierini
52LongTrident: Efficient FPGA Acceleration of XMSS Tree in Post-Quantum Signature Scheme SLH-DSAT. Bao, J. Ennis, K. Morozov, J. Xie
55LongA Robotics Middleware for FPGAs Supporting Dynamic Function Exchange and Streaming Data DistributionA. Nowosad, C. Lienen, M. Platzner
87LongSPAC: Automating FPGA-based Network Switches with Protocol Adaptive CustomizationG. Li, Y. Cao, L. Ng, A. Charlton, Q. Wang, W. Punter, P. Papaphilippou, C. Guo, H. Fan, W. Luk, S. Amarasinghe, A. Brahmakshatriya
88LongEnabling Net-Level Global Vision in FPGA Routing via Precomputed Steiner Potential FieldsY. Liu
89LongReCoVLM: A Reconfigurable FPGA–GPU Co-Design for Edge Vision-Language InferenceJ. Wang, Y. Xue, K. Zhuang, M. Sun, Q. Song
94Long* DiffRouter: A Differentiable Routing Framework for UltraScale FPGAsX. Gao, Z. Xiong, Y. Wang, D. Pan
108LongHardware stencil accelerator with periodic boundary conditionsD. Simon, O. Sentieys, S. Lefebvre
111LongEZCache: Easy Action-Enabled FPGA Caches for Non-Stalling Datapaths in SmartNICs and BeyondA. Abdelsalam, V. Gondaliya, E. Hamed, P. Math, M. Gepigon, J. Landgraf, N. Gebara, B. Groza, D. Lee, A. Verma, A. Putnam
131LongViM-Q: Scalable Algorithm-Hardware Co-Design for Vision Mamba Model Inference on FPGAS. Lyu, Y. She, P. Hung, R. Cheung, W. Xu
141LongAdaptive AIE–PL Systems for Efficient End-to-End Pyramidal 3D Image RegistrationS. GIUSEPPE, P. Galfano, C. Di Salvo, E. D’Arnese, D. Conficconi
190ShortΔ2-PSUM: A Low-Latency Soft-Error-Resilient Binary Neural Network Inference ProcessorS. Jeong, T. Kim
199Long* When Systolic Arrays Meet AI Engines: Architectural Constraints on AMD Versal ACAPJ. Kimko, J. Cong
237LongGraphLeap: Decoupling Graph Construction and Convolution for Vision GNN Acceleration on FPGAA. Ramachandran, D. Parikh, V. Prasanna
241LongFHPSAC: FPGA-based High-Parallelism SAC AcceleratorJ. Xu, W. Fan, X. Zhou, W. Cao, J. Chen, F. Zhang, F. Zhang, X. Yu
247Short* TransDot: An Area-efficient Reconfigurable Floating-Point Unit for Trans-Precision Dot-Product Accumulation with Emerging AI FormatsJ. Wang, M. Nie, S. Lin, C. Shi, A. Li
256LongEnabling Context-Switchable Monolithic 3D FPGA Design Using Bistable Ferroelectric InvertersF. Waqar, M. Chen, Z. He, Z. Wan, M. Shon, W. Huang, J. Cong, S. Yu
257LongImageHD: Energy-Efficient On-Device Continual Learning of Visual Representations via Hyperdimensional ComputingJ. Arockiaraj, D. Parikh, V. Prasanna
273LongFASTR: FPGA-based Acceleration of Hierarchical Foundation Models for SAR ATRS. Wickramasinghe, C. Raghavendra, V. Prasanna
286LongHGQ-LUT: Fast LUT-Aware Training and Efficient Architectures for DNN InferenceC. Sun, Z. Que, B. Zadeh, Q. Liu, K. Alvarez, W. Luk, M. Spiropulu
290ShortVSALUT: A Lightweight Low-Dimensional VSA Classifier for Efficient Inference on FPGAN. Narkthong, X. Xu
344LongNetCilk: Extending Task-Level Parallelism Seamlessly Across FPGAsM. Shahawy, C. Sonmez, P. Ienne
349LongPathSteiner: Improving PathFinder with Quasi-Optimal Steiner-Tree InitializationS. Shrivastava, L. Kurešević, A. Poupakis, C. Ravishankar, D. Gaitonde, S. Nikolić, M. Stojilović
354LongThe Optimal, The Fast, and The Hybrid: Automatic Placement and Routing for AIE ArraysH. Yan, J. Yen, R. Zhang, A. Boutros, V. Betz
429LongLegoMap: Optimization for High-Throughput Transformer Computing on AI Engine-Based FPGAsH. Hu, H. Chang, D. Fang, Z. Wang, W. Li, R. Liang, B. Yuan, J. Hu
455ShortAccelOrb: FPGA Acceleration of Orb v2 for Fast Molecular DynamicsS. Kim, G. Park, J. Lim, F. Asim, J. Lee
471LongDéjà Vu Packing: Optimizing FPGA Logic Clustering Runtime via Pattern MemoizationM. Liebster, A. Mohaghegh, A. Boutros